- 1. What are the different approaches to connecting ports in a hierarchical design? What are the pros and cons of each?
  - Direct Connection: This method involves directly wiring signals between modules, making it simple and easy to understand. However, it can create tight coupling, complicating maintenance and reuse.
  - Parameterized Interfaces: Parameterized interfaces allow designers to adjust signal widths and types easily without modifying the core module. While this increases flexibility and reusability, it also adds complexity to the design process.
  - Bus Interfaces (e.g., AXI, Wishbone): Utilising standardised bus interfaces promotes interoperability among different IP blocks and simplifies integration. However, this can introduce additional latency and complexity, which may not be necessary for simpler designs.
  - Hierarchical Naming: Hierarchical naming clarifies the design structure and aids in tracing signals.
     On the downside, it can become unwieldy in deeply nested designs, making understanding and navigation challenging.
- 2. Can there be full or partial no-connects to a multi-bit port of a module during its instantiation?
  - Full No-Connects: All bits of a multi-bit port can be left unconnected without causing issues, as the synthesis tools typically optimise these connections out.
  - Partial No-Connects: Some bits can be connected while others are not, allowing for flexibility in design.
- 3. What happens to the logic after synthesis, that is driving an unconnected output port that is left open (that is, no connect) during its module instantiation?
  - When an output port is unconnected, the synthesis tool usually optimizes away any logic driving that output. This means that if it has no other connections or significance, it might not be included in the final hardware. This optimization is crucial for reducing unnecessary complexity and power usage.
- 4. What value is sampled by the logic from an input port that is left open(that is, no-connect) during its module instantiation?
  - An input port that is left unconnected will likely sample a floating value, which is generally interpreted as 'X' (unknown) during simulation. This can lead to unpredictable behavior in the design, such as latches being inferred, if not handled properly.
- 5. How is the connectivity established in Verilog when connecting write of different widths? To connect signals of different widths in Verilog, concatenation or slicing can be used. This involves explicitly matching the widths, such as padding a narrower signal with zeros to fit a wider one. This approach is essential for ensuring proper functionality when interfacing different modules. Example:assign wider signal = {4'b0000, narrower signal}; // Pad with zeros
- 6. Can we use a Verilog function to define the width of a multi-bit port, wire or reg type?

  You can define the width of signals in functions, but the actual width of ports must be set at the module level. This allows some flexibility in how you handle signal sizes within your design while keeping the

Example:function [N-1:0] create\_signal; input [N-1:0] sig;

// Function body

primary structure intact.

endfunction

7. Create a bi-directional net with assignments influencing both source and destination.

Bi-directional nets can be created using inout ports, allowing a single signal line to serve as both input and output. The assignment can be controlled based on conditions, enabling driving and high-impedance states, which is crucial for effective bidirectional communication.

Example:module bidirectional\_net(inout wire my\_bus);

// Assignments influencing both directions

assign my\_bus = (some\_condition) ? driver\_value : 1'bz; // Drive or high-impedance endmodule

- 8. What if multiple procedural assignments made to same reg variable in an always block?
- 9. What will be result of this instantiation?

```
module adder
```

```
reg A,B,C_IN,SUM;
wire C_OUT
1_bit_adder fa1 (SUM,COUT,A,B,C_IN) //Instantiate 1_bit_adder, call it fa1
<stimulus>
```

## endmodule

Here SUM is declared as reg instead of wire this could lead to:

- Synthesis Errors: The synthesizer will generate errors because a reg cannot be driven by another module's output (which is a wire).
- Simulation Issues: SUM will not receive updates from 1\_bit\_adder, potentially retaining its previous value or showing an undefined state (like 'X'), leading to misleading simulation results.
- Inconsistent Behavior: If you assign SUM in an always block, it complicates the design unnecessarily, requiring explicit state management.
- Increased Complexity: Using reg for SUM complicates your design without reason, making it harder to maintain and debug.
  - To ensure proper functionality and connectivity, always declare outputs from module instantiations as wire. This avoids synthesis errors, maintains consistent simulation behavior, and keeps the design straightforward.